# National University of Computer and Emerging Sciences, Lahore Campus

| WAL UNIVE       | Course Name: | Computer Architecture | Course Code: | EE204    |
|-----------------|--------------|-----------------------|--------------|----------|
| ARTION PROPERTY | Program:     | BS (Computer Science) | Semester:    | Fall2018 |
| ENGES OF STREET | Duration:    | 3 hours               | Total Marks: | 70       |
| ES BANGE STILLE | Paper Date:  | 31-12-2018            | Weight       | 45       |
| S EMERGE        | Exam Type:   | Final                 | Page(s):     | 7        |

| Student : Name:                                                                                         | Roll No                       | Section:                    |
|---------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------|
| <b>Instruction</b> : 1. Attempt all questions in the provide                                            | ed space. You can use rough s | heets but it should not     |
| be attached.                                                                                            |                               |                             |
| 2. If you think some information is mi                                                                  |                               |                             |
| Question 1 [10 marks] (Multiple correct option                                                          | s can be selected in each q   | uestion)                    |
| 1. A decoder having 64 outputs will have                                                                | inputs.                       |                             |
| A. 4                                                                                                    |                               |                             |
| B. 6                                                                                                    |                               |                             |
| C. 8                                                                                                    |                               |                             |
| D. 64                                                                                                   |                               |                             |
| 2. A single cycle machine has separate instruction                                                      | n and data memory in order    | to avoid                    |
| A. Branch Hazard                                                                                        |                               |                             |
| B. Data Hazard                                                                                          |                               |                             |
| C. Structural Hazard                                                                                    |                               |                             |
| <ul><li>D. Memory Hazard</li><li>3. The total number of bits needed for a cache is</li></ul>            | a function of                 |                             |
|                                                                                                         | a function of                 |                             |
| <ul><li>A. Data bits, Tag bits and index bits</li><li>B. Data bits, Block size, and valid bit</li></ul> |                               |                             |
| C. Tag bits, index bits and Data Block size                                                             | · A                           |                             |
| D. Data bits, Tag bits, and valid bit                                                                   | C                             |                             |
| 4. What are the side effects of increasing the blo                                                      | ck size to a much larger valu | ne                          |
| A. Use of spatial locality principle decrea                                                             |                               |                             |
| B. The number of blocks in cache decrea                                                                 |                               |                             |
| C. Cost of cache miss increases                                                                         |                               |                             |
| D. All of the above                                                                                     |                               |                             |
|                                                                                                         | ttan ta                       |                             |
| 5. In a write-back policy, the updated data is wri<br>A. Cache only                                     | nen to                        |                             |
| B. Cache and main memory simultaneous                                                                   | 2157                          |                             |
| C. Memory only                                                                                          | 11 9                          |                             |
| D. Cache and Buffer                                                                                     |                               |                             |
| 21 00000 000 2 0000                                                                                     |                               |                             |
| 6. Suppose 10% of the instructions are stores and                                                       | d write through policy is use | ed to handle writes. If the |
| CPI without cache misses was 1.0, What will                                                             | be the CPI if we spend 100 of | extra cycles on every       |
| write to the memory?                                                                                    |                               |                             |
| Answer:                                                                                                 |                               |                             |
| 7. The type of hazard that occurs when executing                                                        | g instructions cannot access  | hardware simultaneously     |
| are called                                                                                              |                               |                             |
| 8. Cause register in case of exception records                                                          |                               |                             |
|                                                                                                         |                               |                             |
| 9. If we have compiler that can produce code by                                                         | rearranging instructions and  | d inserting NOPs, we        |

don't need underlying hazard detection and forwarding hardware. True/False?

10. In virtual memory, size of the physical address is always greater than the virtual address because more space can be accessed through main memory and the disk collectively. True/False?

#### **Question 2**

#### Part a: [1 + 1 + 1 + 1 marks]

Consider the following code snippet's execution on a 5-stage pipelined processor with hazard detection and forwarding fully implemented.

Instruction 1: Or R1,R1,R3
Instruction 2: Lw R2, 20(R2)
Instruction 3: Lw R3, 0(R1)
Instruction 4: sw R2,40(R1)
Instruction 5: Add R4,R5,t4
Instruction 6: Add R4,R5,R5
Instruction 7: Add R4,R6,R6

Suppose the execution of the code starts in the first clock cycle.

Is the following condition true in 5th clock cycle?
 MEM/WB.RegisterRd = ID/EX.RegisterRs True/False Reason:

2. Is the following condition true in 5th clock cycle?

MEM/WB.RegisterRd = ID/EX.RegisterRt True/False

Reason:

Is the following condition true in 6th clock cycle?

MEM/WB.RegisterRd = ID/EX.RegisterRs

True/False
Reason:

Is the following condition true in 6th clock cycle?

 $MEM/WB.RegisterRd = ID/EX.RegisterRt \qquad True/False$ 

Reason:

### **Part b: [2+2 marks]**

Consider the following facts for the page table and answer the questions below.

- a) Each page table entry consists of a physical page number, 1 valid bit, 1 dirty bit
- b) Virtual addresses are 32 bits Physical addresses are 26 bits The page size is 8 Kbytes
- 1. How many pages a process can have?

2. What is the size of the page table?

#### Part c: [5 marks]

Considering two code sequences that require the following instruction counts

|                                  | Code Sequence 1 | Code Sequence 2 |
|----------------------------------|-----------------|-----------------|
| <b>Load Instructions Count</b>   | 5               | 4               |
| <b>Branch Instructions Count</b> | 2               | 2               |
| <b>ALU Instructions Count</b>    | 10              | 15              |

Following details are provided for the processor

- 1. Full forwarding and hazard detection unit is implemented
- 2. Branch decision hardware is implemented in the decode stage and the forwarding unit has been modified for forwarding data from earlier instructions to the decode stage
- 3. Branch prediction hardware always predicts the branch as taken. Penalty for misprediction is 1 clock cycle. Branch prediction accuracy is 80%
- 4. All load instructions are immediately followed by the ALU instructions that use the loaded data Example: lw R1, 0(R2)

add R2, R1, R3

Compute average CPI (including stalls) for Code sequence 1 and 2. Show all steps of the calculations.

## Question 3 [8+11+8]

| Code                                                                                                                                | Instructions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FOR: ld R1,100(R6)<br>ld R2,200(R6)<br>add R5,R2,R1<br>ld R4,0(R5)<br>addi R6,R6,4<br>and R4,R5,R4<br>st R4,0(R5)<br>beq R6,R7, FOR | <ul> <li>We have 5-stage MIPS pipelined processor where Memory and Branch instructions use all 5 stages however ALU instructions use 4 stages: no cycle in memory and 1 cycle in all other 4 stages. Branch instructions consumes 1 cycle in each stage. Memory type instructions take 2 cycles in memory and 1 cycle in all other stages.</li> <li>Instructions can be completed out of order. Instructions are fetched and decoded in order however execution, memory and writeback can be out of order.</li> <li>An instruction will only enter the execution stage if it does not cause a ReadAfterWrite, WriteAfterRead or WriteAfterWrite hazard.</li> <li>There is only one unit in each stage so only one instruction can enter a stage at a time, and in case multiple instructions are ready, the oldest one will go first.</li> <li>Full Forwarding is implemented</li> <li>There is no register renaming</li> </ul> |

**a.** Fill in the following table pointing for each instruction, the pipeline stages activated in each clock cycle. For example instruction 1 is fetched in 1<sup>st</sup> cycle, decoded in 2<sup>nd</sup> as shown below

| Cycle<br>Inst | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 1 0 | 1 | 1 2 | 1 3 | 1 4 | 1 5 | 1<br>6 | 7 | 1 8 | 1 9 | 2 0 | 2 | 2 2 | 2 3 | 2<br>4 | 2 5 | 2<br>6 | 2<br>7 | 2 8 | 2 9 | 3 0 |
|---------------|---|---|---|---|---|---|---|---|---|-----|---|-----|-----|-----|-----|--------|---|-----|-----|-----|---|-----|-----|--------|-----|--------|--------|-----|-----|-----|
| (1)           | F | D |   |   |   |   |   |   |   |     |   |     |     |     |     |        |   |     |     |     |   |     |     |        |     |        |        |     |     |     |
| (2)           |   |   |   |   |   |   |   |   |   |     |   |     |     |     |     |        |   |     |     |     |   |     |     |        |     |        |        |     |     |     |
| (3)           |   |   |   |   |   |   |   |   |   |     |   |     |     |     |     |        |   |     |     |     |   |     |     |        |     |        |        |     |     |     |
| (4)           |   |   |   |   |   |   |   |   |   |     |   |     |     |     |     |        |   |     |     |     |   |     |     |        |     |        |        |     |     |     |
| (5)           |   |   |   |   |   |   |   |   |   |     |   |     |     |     |     |        |   |     |     |     |   |     |     |        |     |        |        |     |     |     |
| (6)           |   |   |   |   |   |   |   |   |   |     |   |     |     |     |     |        |   |     |     |     |   |     |     |        |     |        |        |     |     |     |
| (7)           |   |   |   |   |   |   |   |   |   |     |   |     |     |     |     |        |   |     |     |     |   |     |     |        |     |        |        |     |     |     |
| (8)           |   |   |   |   |   |   |   |   |   |     |   |     |     |     |     |        |   |     |     |     |   |     |     |        |     |        |        |     |     |     |

| b. | Unroll the loop for level 2 (two iterations only), add stalls and then reschedule to remove as many     |
|----|---------------------------------------------------------------------------------------------------------|
|    | stalls as possible. For this part ignore structural hazards. You have to consider only data and control |
|    | hazards.                                                                                                |

| Code after loop unrolling | Code with added stalls | Optimized schedule of instruction |
|---------------------------|------------------------|-----------------------------------|
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |
|                           |                        |                                   |

- **c.** Consider the given program (used in part a) to be executed on 2-issue superscalar processor with following specification.
  - o There are two generic arithmetic execution units
  - o Memory type instructions take 2 cycles in memory and arithmetic instruction does not use memory stage.
  - o Full Forwarding is implemented
  - o In case of false dependencies, write back should be in order. No need to wait in decode stage

### Show single iteration of the given code

| Cycle<br>No. | IF | I | D | E | X | ME | M | WB |  |  |  |
|--------------|----|---|---|---|---|----|---|----|--|--|--|
| 1            |    |   |   |   |   |    |   |    |  |  |  |
| 2            |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |
|              |    |   |   |   |   |    |   |    |  |  |  |

## Question 4 [20]

Consider a memory sub-system—with 16-bit addresses—that has two levels of cache (L1 and L2). L1 is a direct-mapped cache with 16 bytes block size and cache capacity of 4 KB. L2 is an 8-way set associative cache with 256 bytes block size and cache capacity of 32 KB. (20 marks)

| <b>a.</b> Calculate the size of tag, index, and offset                                                                                                                                                         | Number of tag bits                     |             |                                             |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------|---------------------------------------------|--|--|--|--|--|
| fields for the L1 cache (3 marks)                                                                                                                                                                              | Number of index bits                   |             |                                             |  |  |  |  |  |
|                                                                                                                                                                                                                | Number of offset bits                  |             |                                             |  |  |  |  |  |
|                                                                                                                                                                                                                |                                        |             |                                             |  |  |  |  |  |
| <b>b.</b> Calculate the size of tag, index, and offset                                                                                                                                                         | Number of tag bits                     |             |                                             |  |  |  |  |  |
| fields for the L2 cache (3 marks)                                                                                                                                                                              | Number of in                           | ndex bits   |                                             |  |  |  |  |  |
|                                                                                                                                                                                                                | Number of o                            | offset bits |                                             |  |  |  |  |  |
|                                                                                                                                                                                                                |                                        |             |                                             |  |  |  |  |  |
| c. A test application attempts to read the following 16-bit memory addresses (in right column). List all generated events that might take place for each read access. Possible events include L1-Hit, L1-Miss, | Memory<br>Address<br>(to read<br>from) |             | Events (L1-Hit, L1-Miss,<br>-Miss, and Mem) |  |  |  |  |  |
| L2-Hit, L2-Miss, and Mem (for memory read). (10 marks)                                                                                                                                                         | 0x1562                                 |             |                                             |  |  |  |  |  |
| read). (10 marks)                                                                                                                                                                                              | 0x1588                                 |             |                                             |  |  |  |  |  |
| Note that memory blocks are only transferred between adjacent memory levels. This means                                                                                                                        | 0x1581                                 |             |                                             |  |  |  |  |  |
| that when data is read from memory, the block                                                                                                                                                                  | 0x1562                                 |             |                                             |  |  |  |  |  |
| containing it will be moved into L2 only. L1 will be populated when relevant data is found                                                                                                                     | 0x4562                                 |             |                                             |  |  |  |  |  |
| in the L2 cache. Least Recently Used (LRU)                                                                                                                                                                     | 0x45BC                                 |             |                                             |  |  |  |  |  |
| replacement policy is used where required. The caches are initially empty.                                                                                                                                     | 0x4562                                 |             |                                             |  |  |  |  |  |
|                                                                                                                                                                                                                | 0x1562                                 |             |                                             |  |  |  |  |  |
| The following cases (see below) generate the following events (see below). Use this                                                                                                                            | 0x45BC                                 |             |                                             |  |  |  |  |  |
| information to fill the table in the right-box.                                                                                                                                                                | 0x45B2                                 |             |                                             |  |  |  |  |  |
| Cases Generated Events  L1-Hit L1-Hit  L2-Hit L1-Miss, L2-Hit  Memory Access L1-Miss, L2-Miss, Mem  d. Assume that the:                                                                                        | d. solution                            | '           |                                             |  |  |  |  |  |
| Clock rate is 2 GHz, L1 access time is 1 cycle, L2 access time is 10 cycles, Memory access time is 100 cycles, L1 hit rate is 60%, L2 hit rate is 70%.  What is the average memory access time? (4 marks)      |                                        |             |                                             |  |  |  |  |  |